# DIGITAL LOGIC AND CIRCUIT DESIGN LAB

# LABORATORY ASSIGNMENTS

# 3rd SEMESTER COMPUTER SCIENCE & ENGINEERING



#### **SUBMITTED BY**

**NAME: ADITYA KIRAN PAL** 

**SECTION: A** 

ENROLLMENT NO: 20UCS119 REGISTRATION NO: 2012709

**SUBJECT: DCLD LAB** 

SEMESTER & YEAR: 3rd SEM, 2nd YEAR B. Tech.

DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING NATIONAL INSTITUTE OF TECHNOLOGY, AGARTALA Jirania PO, Agartala, Barjala, Tripura-799046



| SL NO. | DATE       | EXPERIMENT NO.               | PAGE |
|--------|------------|------------------------------|------|
| 1      | 27/08/2021 | Exp 1 : Study of Logic Gates | 1-4  |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |
|        |            |                              |      |

# EXPT NO.1: STUDY OF LOGIC GATES

#### **Objective:**

To study about the logic gates and verify their truth tables.

#### **Equipments:**

Logic Circuit Simulator Pro.

#### Theory:

Circuit that takes the logical decision and the process are called logic gates. Each gate has one or more input and only one output. OR, AND and NOT are basic gates. NAND, NOR and X-OR are known as universal gates. Basic gates form these gates.

#### AND GATE:

The AND gate performs a logical multiplication commonly known as AND function. The output is high when both inputs are high. The output is low when any one of the inputs is low.

#### OR GATE:

The OR gate performs a logical addition commonly known as OR function. The output is high when any one of the inputs is high. The output is low level when both inputs are low.

#### **NOT GATE:**

The NOT gate is called inverter. The output is high when input is low. The output is low when input is high.

#### NAND GATE:

The NAND gate is a contraction of AND-NOT. The output is high when both inputs are low and any one of the inputs is low. The output is low when both inputs as high.

#### NOR GATE:

The NOR gate is a contraction of OR-NOT. The output is high when both inputs are low. The output is low when any one or both inputs are high.

#### X-OR GATE:

The output is high when any one of the inputs is high. The output is low when both inputs are high or low.

#### **Procedure:**

- 1. Firstly we have to install the LOGIC CIRCUIT SIMULATOR PRO APP and then after opening it, we have to make a new project.
- 2. Then we have to add the required elements to make the circuits i.e LOGIC gates, inputs, outputs etc.
- 3. Then connect the elements together with the help of a path to form a circuit and through the given gates we have to connect the input and output.
- 4. Lastly, we have to apply the TOUCH button to turn on/off the inputs i.e the switch by clicking on it, then we have to observe the output from the output section and verify the given truth tables.

#### **AND GATE:**



| Truth Table |   |     |
|-------------|---|-----|
| Α           | В | A.B |
| 0           | 0 | 0   |
| 0           | 1 | 0   |
| 1           | 0 | 0   |
| 1           | 1 | 1   |



#### OR GATE:



| Truth Table |   |     |
|-------------|---|-----|
| Α           | В | A+B |
| 0           | 0 | 0   |
| 0           | 1 | 1   |
| 1           | 0 | 1   |
| 1           | 1 | 1   |



## **NOT GATE:**



| Truth Table |    |  |
|-------------|----|--|
| Α           | A' |  |
| 0           | 1  |  |
| 1           | 0  |  |



## **NAND GATE:**



|   | Truth Table |                  |  |  |
|---|-------------|------------------|--|--|
| Α | В           | $\overline{A.B}$ |  |  |
| 0 | 0           | 1                |  |  |
| 0 | 1           | 1                |  |  |
| 1 | 0           | 1                |  |  |
| 1 | 1           | 0                |  |  |



## **NOR GATE:**



| Truth Table |   |                  |  |
|-------------|---|------------------|--|
| Α           | В | $\overline{A+B}$ |  |
| 0           | 0 | 1                |  |
| 0           | 1 | 0                |  |
| 1           | 0 | 0                |  |
| 1           | 1 | 0                |  |



A ⊕ B

### X-OR GATE:







The truth tables for various logic gates like AND, OR, NAND, NOT, X-OR, NOR are verified.